
Synchronization 7 Analog Modules
System Reference, January 2001
259
The following timing chart is for when the TRGL value is
set to zero.
Figure 123 Trigger Signal Edge Placement when TRGL Is Set to Zero
NOTE If different master clocks are used for digital channel as
trigger source and analog module, the settings of the TRGL
and SIGL firmware commands are no meaning.
Trigger signal
@digital pin
Measurement start
@analog module pogo pin
Analog signal
@analog module pogo pin
Signal line
length
Analog signal
@DUT pin
Trigger line
length
Trigger-to-signal
delay
Trigger edge setting
Move backward by
trigger line length
Move backward by
trigger-to-signal delay
Move forward by
signal line length
Beginning of
Tester Period
Tester Period
Tester Period
TRGL = 0
SIGL = signal line length
Komentarze do niniejszej Instrukcji